Evaluating CMPs and their memory architecture

Authors
Publication date 2009
Host editors
  • M. Berekovic
  • C. Müller-Schloer
  • C. Hochberger
  • S. Wong
Book title Architecture of Computing Systems – ARCS 2009
Book subtitle 22nd International Conference, Delft, The Netherlands, March 10-13, 2009 : proceedings
ISBN
  • 9783642004537
ISBN (electronic)
  • 9783642004544
Series Lecture Notes in Computer Science
Event ARCS 2009 - Achitecture of Computing Systems, Delft, the Netherlands
Pages (from-to) 246-257
Publisher Berlin: Springer
Organisations
  • Faculty of Science (FNWI) - Informatics Institute (IVI)
Abstract
Many-core processor architectures require scalable solutions that reflect the locality and power constraints of future generations of technology. This paper presents a CMP architecture that supports automatic mapping and dynamic scheduling of threads leaving the binary code devoid of any explicit communication. The thrust of this approach is to produce binary code that is divorced from implementation parameters, yet, which still gives good performance over future generations of CMPs. A key component of this abstract processor architecture is the memory system. This paper evaluates the memory architectures, which must maintain performance across a range of targets.
Document type Conference contribution
Language English
Published at https://doi.org/10.1007/978-3-642-00454-4_24
Permalink to this page
Back