A generic and compositional framework for multicore response time analysis

Authors
  • V. Nelis
  • J. Reineke
Publication date 2015
Book title Proceedings of the 23rd International Conference on Real-Time and Networks Systems (RTNS) 2015: 4-6 November 2015, Lille, France
ISBN
  • 9781450335911
Event 23rd International Conference on Real Time and Networks Systems
Pages (from-to) 129-138
Publisher New York, NY: Association for Computing Machinery
Organisations
  • Faculty of Science (FNWI) - Informatics Institute (IVI)
Abstract
In this paper, we introduce a Multicore Response Time Analysis (MRTA) framework. This framework is extensible to different multicore architectures, with various types and arrangements of local memory, and different arbitration policies for the common interconnects. We instantiate the framework for single level local data and instruction memories (cache or scratchpads), for a variety of memory bus arbitration policies, including: Round-Robin, FIFO, Fixed-Priority, Processor-Priority, and TDMA, and account for DRAM refreshes. The MRTA framework provides a general approach to timing verification for multicore systems that is parametric in the hardware configuration and so can be used at the architectural design stage to compare the guaranteed levels of performance that can be obtained with different hardware configurations. The MRTA framework decouples response time analysis from a reliance on context independent WCET values. Instead, the analysis formulates response times directly from the demands on different hardware resources.
Document type Conference contribution
Language English
Related publication An extensible framework for multicore response time analysis
Published at https://doi.org/10.1145/2834848.2834862
Permalink to this page
Back